set-9
401. A 32-bit data word consists of
2 bytes
4 bytes
4 nibbles
3 bytes and 1 nibble
402. Data are stored in a random-access memory (RAM) during the
Read operation
Write operation
Enable operation
Addressing operation
403. Data that are stored at a given address in a random-access memory (RAM) is lost when
Power goes off
New data are written at the address
The data are read from the address
Answer (A) and (B)
404. A ROM is a
Nonvolatile memory
Read/write memory
Volatile memory
Byte-organized memory
405. A memory with 256 addresses has
256 address lines
A address lines
A address lines
8 address lines
406. A byte-organized memory has
1 data output
8 data output
4 data output
16 data output
407. The storage cell in a SRAM is
A flip-flop
A fuse
A capacitor
A magnetic domain
408. A DRAM must be
Replaced periodically
Always enabled
Refreshed periodically
Programmed before each use
409. A flash memory is
Nonvolatile
A read/write memory
A read-only memory
Answers (A) and (B)
410. Hard disk, floppy disk, Zip disk, and Jaz disk are all
Magneto-optical storage devices
Magnetic storage devices
Semiconductor storage devices
Optical storage devices
411. Optical storage devices employ
Ultraviolet light
Optical couplers
Electromagnetic field
Lasers
412. A fixed-function IC package containing four AND gates in an example of
MSI
SOIC
SMT
SSI
413. An LSI device has a circuit complexity of
12 to 99 equivalent gates
2000 to 5000 equivalent gates
100 to 9999 equivalent gates
10,000 to 99,999 equivalent gates
414. A positive-going pulse is applied to an inverter. The time interval from the leading edge of the input to the leading edge of the output is 7 ns. This parameter is
Speed-power product
Propagation delay
Propagation delay,
Pulse width
415. The CMOS family with the fastest switching speed is
AC
ACT
HC
ALVC
416. If power were the major criterion in the design of a digital system, the logic family that you would probably use is
HCL
LV
ALVC
LVC
417. When the frequency of the input signal to a CMOS gate is increased, the average power dissipation
Decreases
Does not change
Increases
Decreases exponentially
418. CMOS operates more reliably than TTL in a high-noise environment because of its
Lower noise margin
Higher noise margin
Input capacitance
Smaller power dissipation
419. Proper handling of a CMOS device is necessary because of its
Fragile construction
High-noise immunity
Susceptibility to electrostatic discharge
Low power dissipation
420. Which of the following is not a TTL circuit?
74F00
74HC00
74AS00
74ALS00
421. An open TTL NOR gate input
Acts as a LOW
Should be grounded
Acts as a HIGH
Answers (B) and (C)
422. An LS TTL gate can drive a maximum of
20 unit loads
40 unit loads
10 unit loads
Unlimited unit loads
423. If two unused inputs of a LS TTL gate are connected to an input being driven by another LS TTL gate, the total number of remaining unit loads that can be driven by this gate is
Seven
Seventeen
Eight
Unlimited
424. The main advantage of ECL over TTL or CMOS is
ECL is less expensive
ECL consumes less power
ECL is available in a greater variety of circuit type
ECL is faster
425. ECL cannot be used in
High-noise environments
High-frequency applications
Damp environments
ECL is less expensive
426. The basic mechanism for storing a data bit in an CMOS cell is
Control gate
Floating gate
Floating drain
Cell current
427. A CPLD is a
CMOS programmable logic device
Capacitive programmable logic device
Complex programmable logic device
Complementary process latching device
428. VHDL is a
Logic device
Computer language
PLD programming language
Very high density logic
429. The types of SPLDs do not include
GAL
RAM
PROM
PAL
430. A GAL has
A reprogrammable AND array, a fixed OR array, and programmable output logic
A fixed AND array and a programmable OR array
One-time programmable AND and OR array
Reprogrammable AND and OR array
431. An SPLD that has a programmable AND array and a fixed OR array is a
PROM
PAL
PLA
GAL
432. A connection between a row and column in a PAL array is made by
Blowing a fusible link
Leaving a fusible link intact
Connecting an input variable to the input line
Connecting an input variable to the product tem line
433. The device number PAL14H4 indicates
A PAL with fourteen active-HIGH outputs and four inputs
A PAL that implements fourteen AND gates and four OR gates
A PAL with implements and four active-HIGH outputs
Who the manufacturer is
434. A GAL is different from a PAL because
A GAL has more inputs and outputs
A GAL is implemented with a different technology
A GAL can replace several different PALs
All except answer 1
435. The reprogrammable cells in a GAL array are
TTL
ECL
ECMOS
Bipolar fuses
436. OLMC is an acronym for
Output Logic Main Cell
Output Logic Macrocell
Optimum Logic Multiple Channel
Odd-parity Logic Master Check
437. Two ways in which a GAL output can be configured are
Combinational and I/O
Fixed and variable
Simple and complex
Combinational and registered
438. The device number GAL22V10 means that
The device has22 dedicated inputs and 10 dedicated outputs
The device has 22 inputs including dedicated inputs and I/Os and 10 outputs either dedicated or I/Os
The device has a variable number of inputs form a maximum of 22 to a minimum of 10
The device has 24 inputs including dedicated inputs and I/Os and 14 outputs either dedicated or I/Os
439. To conventionally program an SPLD, you need a
Special fixture
Special fixture and a master PLD that has been preprogrammed at the factory
Computer, a programmer, and HDL software
Computer, a programmer, and BASIC software
440. ISP stands for
In-System Programmable
Integrated Silicon Program
Integrated System Program
In-System Integrated Programming
441. The GAL22V10 has
10 inputs and 22outputs
22 dedicated inputs and 10 outputs
12 dedicated inputs and 10 dedicated outputs
12 dedicated inputs and 10 outputs, any of which can be an input
442. The GAL22V10 operates on a dc supply voltage of
5V
3.3V
10V
1.2V
443. OLMC stand for
Output logic modular circuit
Output latch memory cell
Output logic macrocell
Overall logic matrix circuit
444. The three states of a tri-state output buffer are
HIGH, LOW, high impedance
HIGH, LOW, in between
HIGH, LOW, ground
Right, left, centre
445. The OLMC of the GAL22V10 contains
One OR gate, one flip-flop, two multiplexers
One OR gate, one flip-flop, one multiplexer
One AND gate, one latch, two multiplexers
One OR gate, one flip-flop, two decoders
446. The GAL16V8 has
16 dedicated inputs and 8 outputs
8 dedicated inputs and 8 inputs /outputs
8 inputs and 16 outputs
16 input/outputs and 8 outputs
447. A typical OLMC consists of
Gates, multiplexers, and a flip-flop
Gates, and a shift register
A Gray code counter
A fixed logic array
448. A CPLD is a
CMOS PLD
Complementary PLD
Complex PLD
A fixed logic array
449. A CPLD contains
Shift registers
Logic arrays
Programmable interconnections
Answers (B) and (C)
450. FPGA stands for
Fast propagation gate array
Field programmable gate array
Field presentable gate application
File programmable gate array
Last updated